收藏 分享(赏)

ic制造流程简介.ppt

上传人:无敌 文档编号:974303 上传时间:2018-05-10 格式:PPT 页数:39 大小:523.50KB
下载 相关 举报
ic制造流程简介.ppt_第1页
第1页 / 共39页
ic制造流程简介.ppt_第2页
第2页 / 共39页
ic制造流程简介.ppt_第3页
第3页 / 共39页
ic制造流程简介.ppt_第4页
第4页 / 共39页
ic制造流程简介.ppt_第5页
第5页 / 共39页
点击查看更多>>
资源描述

1、IC制造流程简介ANDY,相关定义,半导体是指导电能力介于导体和非导体之间的材料,其指四价硅中添加三价或五价化学元素而形成的电子元件,它有方向性可以用来制造逻辑线路使电路具有处理资讯的功能。半导体的传导率可由搀杂物的浓度来控制:搀杂物的浓度越高,半导体的电阻系数就越底。P型半导体中的多数载体是电洞。硼是P型的掺杂物。N型半导体的多数载体是电子。磷,砷,锑是N型的搀杂物。,相关定义,集成电路是指把特定电路所需的各种电子元件及线路缩小并制作在大小仅及2CM平方或更小的面积上的一种电子产品。,相关定义,集成电路主要种类有两种:逻辑LOGIC及记忆体MEMORY。前者主要执行逻辑的运算如电脑的微处理器

2、后者则如只读器READ ONLY 及随机处理器RANDOM ACCESS MEMORY等。集成电路的生产主要分三个阶段:硅镜片WAFER的制造,集成电路的制造及集成电路的包装PACKAGE,Wafer Start,CMP,OxidationPVD, CVD,Wafer Cleaning,Photolithography,Etch (Dry or Wet),Annealing,Implantation,The Outline,Wafer Start,CMP,Wafer Cleaning,製程,The Introduction to The Manufacturing Process of VLS

3、I,ANDY,晶圓(Wafer),晶棒成長 切片(Slicing) 研磨(Lapping),清洗(Cleaning) 拋光(Polishing) 檢查(Inspection),Melt,Seed,Graphite Crucible,Growing Crystal,Noncontaminating Liner,(a) Seed being lowered down to melt,(b) Seed dipped in melt freezing on seed just beginning,(b) Partially grown crystal,The Czochralski Method -

4、1,(a) As-grown crystal,(b) Grind crystal to remove undulations and saw to remove portions in resistive range,(c) Saw into slices (with orienting flats ground before sawing),(d) Round edges of slice by grinding,(e) Polish slice,Crystal to Wafe,微影(Photolithography),原理:在晶片表面上覆上一層感光材料,來自光源的平行光透過光罩的圖形,使得

5、晶片表面的感光材料進行選擇性的感光。感光材料:正片經過顯影(Development),材料所獲得的圖案與光罩上相同稱為正片。負片如果彼此成互補的關係稱負片,Wafer,Wafer,Contact Printto expose resist,Wafer,Resist,Apply resist after priming(spinner),Resist,Oxide,Light source,Projection printto expose resist,or,Wafer,Resist,Oxide,Projection lens,Mask,Condenser lens,Next Page,Phot

6、olithography Process - 1,Mask,Continue,Wafer,Wafer,Wafer,Develop resist,Etch oxide,Strip resist,Developed resist showing pattern,Etch to match resist pattern,Resist removed,Photolithography Process - 2,Doping: To get the extrinsic semiconductor by adding donors or acceptors, which may cause the impu

7、rity energy level. The action that adding particular impurities into the semiconductor is called “doping” and the impurity that added is called the “dopant”.,Introduction to Doping,Doping methods: 1.Diffusion 2.Ion Implantation,Pre-deposition: To put the impurities on the wafer surface.Generally use

8、d dopant resource furnace design:,Carrier gas,Heater,Quartz tube,Solid dopant source furnace,O2,Liquid dopant source,Carrier gas,Gas dopant source,Valve,O2,(a),(c),(b),Diffusion Process - 1,Solid dopant source,Drive-in: To implant the dopant into the wafer by the thermal process,Quartz tube,Quartz t

9、ube,Heater,Wafer,Gas out,Reaction room,Gas in,Gas out,Wafer,Quartz boats,3-Zone heating element,Dopants and gas in,Profiling Tc(In the tube),Horizontal Type,Vertical Type,Diffusion Precess - 2,1. The definition: A manufacturing process that can uniformly implants the ions into the wafer in the speci

10、fied depth and consistence by selecting and accelerating ions. 2. The purpose: To change the resistance value of the semiconductor by implanting the dopant.3. Energy range (8 years ago)(1) General process:10 KeV - 180 KeV (0.35m) (100KeV for 0.18 m now)(2) Advanced process:10 KeV - 3 MeV ( 100 C/s Uniform Temperature Changing Low Thermal Budget (to compare with Furnace) To Avoid MOS Distortion,Halogen-W Heater (vertical),Halogen-W Heater (horizontal),Wafer,Gas out,Gas in,Typical RTP System,Quartz Shelf,The End,Thank you!,

展开阅读全文
相关资源
猜你喜欢
相关搜索

当前位置:首页 > 企业管理 > 经营企划

本站链接:文库   一言   我酷   合作


客服QQ:2549714901微博号:道客多多官方知乎号:道客多多

经营许可证编号: 粤ICP备2021046453号世界地图

道客多多©版权所有2020-2025营业执照举报