ImageVerifierCode 换一换
格式:PDF , 页数:10 ,大小:960.33KB ,
资源ID:10305598      下载积分:10 金币
快捷下载
登录下载
邮箱/手机:
温馨提示:
快捷下载时,用户名和密码都是您填写的邮箱或者手机号,方便查询和重复下载(系统自动生成)。 如填写123,账号就是123,密码也是123。
特别说明:
请自助下载,系统不会自动发送文件的哦; 如果您已付费,想二次下载,请登录后访问:我的下载记录
支付方式: 支付宝    微信支付   
验证码:   换一换

加入VIP,免费下载
 

温馨提示:由于个人手机设置不同,如果发现不能下载,请复制以下地址【https://www.docduoduo.com/d-10305598.html】到电脑端继续下载(重复下载不扣费)。

已注册用户请登录:
账号:
密码:
验证码:   换一换
  忘记密码?
三方登录: 微信登录   QQ登录   微博登录 

下载须知

1: 本站所有资源如无特殊说明,都需要本地电脑安装OFFICE2007和PDF阅读器。
2: 试题试卷类文档,如果标题没有明确说明有答案则都视为没有答案,请知晓。
3: 文件的所有权益归上传用户所有。
4. 未经权益所有人同意不得将文件中的内容挪作商业或盈利用途。
5. 本站仅提供交流平台,并不能对任何下载内容负责。
6. 下载文件中如有侵权或不适当内容,请与我们联系,我们立即纠正。
7. 本站不保证下载资源的准确性、安全性和完整性, 同时也不承担用户因使用这些下载资源对自己和他人造成任何形式的伤害或损失。

版权提示 | 免责声明

本文(IC ICN6201用户指导参考.pdf)为本站会员(精品资料)主动上传,道客多多仅提供信息存储空间,仅对用户上传内容的表现方式做保护处理,对上载内容本身不做任何修改或编辑。 若此文所含内容侵犯了您的版权或隐私,请立即通知道客多多(发送邮件至docduoduo@163.com或直接QQ联系客服),我们立即给予删除!

IC ICN6201用户指导参考.pdf

1、 ICN6201 User Guide V0.2 - 1 - ICN6201 User Guide MIPI DSI BRIDGE TO FLATLINKTM LVDS Revision 0.2 NOTICE NOTICENOTICENOTICENOTICE This design and all of its related documentation constitutes valuable and confidential property of Chipone Technology (Beijing) Co., Ltd. It is licensed for use as expres

2、sly stated in the written license Agreement between Chipone Technology (Beijing) Co., Ltd and its customers. Any other use or redistribution of this design and all related documentation is expressly prohibited. This design and all related documentation have been released by Chipone Technology (Beiji

3、ng) Co., Ltd to its customers under a Non Disclosure Agreement (NDA). Disclosure of this design outside of this agreement is expressly prohibited. NOTICE NOTICENOTICENOTICENOTICE Chipone Technology (Beijing) Co., Ltd 13th Floor, Test Tower, Building 4, 31 Middle North Third Ring Rd., Haidian Distric

4、t, Beijing, 100088 PRC Contact: Simon Liu Email: simon_ ICN6201 User Guide V0.2 - 2 - Revision History Rev Date Author Description 0.1 2013-07-31 Simon_Liu WangGang Initial version 0.2 2013-08-30 Simon_Liu WangGang Change figure format of reference schematic to fit Zoom in/out ICN6201 User Guide V0.

5、2 - 3 - Table of Contents 1 Overview . - 5 - 2 Implementation Guidelines . - 6 - 2.1 MIPI signal pins - 6 - 2.2 LVDS signal pins . - 6 - 2.3 REFCLK PIN - 6 - 2.4 VCORE PIN - 6 - 2.5 EN PIN . - 6 - 2.6 ADDR_SEL PIN - 7 - 2.7 TEST_EN the totally maximum input bandwidth is 4Gbps; The LVDS output 18 or

6、24 bits pixel with 25MHz to 154MHz, by VESA or JEIDA format. ICN6201 adopts QFN40 and QFN 48pins package. ICN6201 User Guide V0.2 - 6 - 2 Implementation Guidelines 2.1 MIPI signal pins DA0P/N, DA1P/N, DA2P/N, DA3P/N, DACP/N are MIPI high speed signals, which max bit rate is 1Gbps, so it is preferred

7、 to avoid via when routing. Each pair *P/N should be routed together with controlled-differential 100- impedance. The unused MIPI pins can be left unconnected or driven to LP11 or LP00. 2.2 LVDS signal pins A_Y0P/N, A_Y1P/N, A_Y2P/N, A_Y3P/N, A_CLKP/N are LVDS output high speed signals, so it is pre

8、ferred to avoid via when routing. Each pair *P/N should be routed together with controlled-differential 100- impedance. The unused LVDS pins should be left unconnected. Note: When power down the unused LVSD channel, the output is pull down to GND with internal 2K resister. The polarity of each pair

9、of LVDS signals can be swapped by control registers. Each pair of LVDS can also be swapped by control registers. 2.3 REFCLK PIN For package QFN40, there is only one REFCLK pin(#22), but for package QFN48, there are 2 REFCLK pin(#11 and #26), each REFCLK can be as the reference clk of LVDS output. Th

10、ese pins receive AC coupled clock signals, which frequency is typical 26MHz. Please note: if any one REFCLK pin is not used, this pin should be connected to GND. 2.4 VCORE PIN This pin outputs 1.2V from the internal voltage regulator. This pin MUST have at least one 1uF and at least one 0.01uF exter

11、nal capacitor to GND. 2.5 EN PIN ICN6201 is reset by control pin EN to Low. It is critical to transition the EN input from a low to a high level after the Vcc supply has reached the minimum operating voltage as following figure 2-1. ICN6201 User Guide V0.2 - 7 - Figure 2-1 timing between EN and VCC

12、To achieve the required timing, an approximately 200nF capacitor as a reasonable first estimate is needed. The internal pull-up resister is about 200K. Figure 2-2 EN implement with external capacitor 2.6 ADDR_SEL PIN The pin ADDR_SEL control the I2C slave s device address. When this pin is connected

13、 to GND, the I2C device address is 0x2C; When this pin is connected to VDD, the I2C device address is 0x2D. 2.7 TEST_EN & BIST_EN PIN These two pins are not used for normal function. They can be connected to GND or left unconnected. 2.8 GPIO_0 & GPIO_1 & ATEST PIN These three pins are reserved for d

14、ebug function. They can be left unconnected. 2.9 IRQ This pin is interrupt pin. If it is not used, it can be left unconnected. ICN6201 User Guide V0.2 - 8 - 2.10 SCL & SDA PIN These two pins are I2C signals. They should be connected to I2C master with pull-up resister if I2C function is used. If these two pins are not used, they can be left unconnected. ICN6201 User Guide V0.2 - 9 - 3 Reference schematics 3.1 Reference Schematics for QFN48 Figure 3-1 Reference schematic for QFN48 ICN6201 User Guide V0.2 - 10 - 3.2 Reference Schematics for QFN40 Figure 3-2 Reference schematic for QFN40

本站链接:文库   一言   我酷   合作


客服QQ:2549714901微博号:道客多多官方知乎号:道客多多

经营许可证编号: 粤ICP备2021046453号世界地图

道客多多©版权所有2020-2025营业执照举报